The document discusses the microprocessor and its generations. It provides details about the 8086 microprocessor, including its pins and signals, architecture, registers, and addressing modes. The 8086 is a 16-bit microprocessor introduced in 1978. It uses segmented memory architecture and has four 16-bit segment registers to access different parts of its 1 MB address space. It also contains general purpose registers, flag register, and instruction pointer to facilitate execution.
Introduction to 8086 Microprocessors.pptSasiBhushan22
The 8086 microprocessor is a 16-bit processor released by Intel in 1978. It has approximately 29,000 transistors and a 40-pin DIP package. The 8086 uses 20-bit addresses, allowing it to access up to 1 megabyte of memory space. It is divided into two main units - the Bus Interface Unit which fetches instructions and data from memory, and the Execution Unit which decodes and executes the instructions. The 8086 has 4 segment registers (CS, DS, SS, ES), 7 general purpose 16-bit registers (AX, BX, CX, DX, SP, BP, SI, DI), an instruction pointer register, and a flag register.
The 8086 microprocessor is a 16-bit processor released by Intel in 1978. It has a 16-bit external data bus and a 20-bit address bus. The 8086 uses segmented memory architecture and can access 1MB of physical memory using segment registers and a 20-bit address generated by combining the segment register and offset register contents. It has a 16-bit execution unit with four general purpose registers (AX, BX, CX, DX), index registers (SI, DI), pointer registers (SP, BP) and instruction pointer (IP) register. It also contains segment registers (CS, DS, SS, ES) and a flag register.
The 8086 microprocessor is a 16-bit processor released by Intel in 1978. It has a 16-bit external data bus and a 20-bit address bus. The 8086 uses segmented memory architecture and can access 1MB of physical memory using segment registers. It has a separate Bus Interface Unit and Execution Unit. The BIU handles fetching instructions and data from memory using segment registers and the IP register. The EU decodes and executes instructions using general purpose registers like AX, BX, CX, DX and flag register.
This document provides an overview of the 8086 microprocessor, including:
- It was Intel's first 16-bit microprocessor released in 1978 using HMOS technology.
- It has 29,000 transistors, a 40-pin DIP package, and operates on a 5V supply.
- It uses 20-bit addresses to access up to 1MB of memory space divided into 64KB segments.
- Its architecture includes a Bus Interface Unit (BIU) with segment registers to access different memory segments, and an Execution Unit (EU) to decode and execute instructions using registers like AX, BX, CX, and DX.
The 8086 microprocessor is a 16-bit processor released by Intel in 1978. It has approximately 29,000 transistors and a 40-pin DIP package. The 8086 uses separate 16-bit registers to address up to 1 megabyte of memory across four segments of 64KB each. It can operate in minimum or maximum mode depending on the state of the MN/MX pin. The 8086 has an execution unit that executes instructions fetched by the bus interface unit, which handles fetching from memory and I/O.
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has approximately 29,000 transistors, operates at 5V, and can address up to 1 megabyte of memory space using 20 address lines. The 8086 uses separate 16-bit addresses for I/O devices, allowing it to access 64k I/O addresses. It can operate in minimum or maximum mode depending on the state of the MN/MX pin. In maximum mode, additional pins are used for bus requests and status signals to support multi-processor systems. The 8086 architecture separates execution and bus interface functions, using segment registers and an instruction pointer to generate physical addresses across 1MB of memory divided into segments.
8086 slide general short notes assembly languages.pptxbinaboss24
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has an internal architecture that includes a bus interface unit (BIU) and execution unit (EU). The BIU fetches instructions and data from memory and handles the segment registers. The EU decodes and executes instructions using its ALU and registers including AX, BX, CX, DX, stack pointer, base pointer, and index registers. The 8086 can address up to 1MB of memory using 20 address lines generated by combining a segment register and offset register.
The 8086 microprocessor is Intel's first 16-bit microprocessor, released in 1978. It has approximately 29,000 transistors, operates at 5V, and can address up to 1 megabyte of memory using 20 address lines. The 8086 uses separate 16-bit registers to access up to four segments of memory or I/O space at a time. It can operate in minimum or maximum mode depending on the state of the MN/MX pin, with maximum mode allowing bus sharing with other devices.
This document provides an overview of the 8086 microprocessor, including its functional blocks, generations, pins and signals, architecture, and registers. Some key points:
- The 8086 was Intel's first 16-bit microprocessor released in 1978. It had 29,000 transistors and could access up to 1MB of memory.
- It has a bus interface unit that fetches instructions and data from memory and handles addressing, and an execution unit that decodes and executes instructions.
- The architecture uses segment registers to access different segments of memory and pointers to determine instruction and data locations.
- The registers include general purpose, pointer, index, flag and instruction registers that support various operations.
The document discusses the architecture and components of the Intel 8086 microprocessor. It describes the microprocessor as having a Bus Interface Unit (BIU) that fetches instructions and data from memory and I/O ports, and an Execution Unit (EU) that executes the instructions. The BIU uses four 16-bit segment registers - code, data, stack, and extra - to access different segments of memory and compute physical addresses. It multiplies the code segment register by 16 and adds the instruction pointer to generate addresses.
The document provides an overview of the 8086 microprocessor, which was Intel's first 16-bit microprocessor released in 1978. It describes the five generations of microprocessors leading up to the 8086. It then discusses the functional blocks, pins and signals, architecture, and registers of the 8086 microprocessor. The 8086 used a 20-bit address bus to access up to 1MB of memory. It had four 16-bit segment registers to access different segments of memory and used multiplexed address and data lines to reduce the number of pins.
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has approximately 29,000 transistors, operates at 5V, and can address up to 1 megabyte of memory space through its 20-bit address bus. The 8086 uses separate 16-bit address spaces for memory and I/O devices and can operate in minimum or maximum modes depending on the state of its MN/MX pin. It has an execution unit that performs arithmetic and logic operations and a bus interface unit that fetches instructions and data from memory and I/O ports.
The 8086 microprocessor was Intel's first 16-bit microprocessor released in 1978. It had several improvements over previous processors including being 16-bit instead of 8-bit, having an instruction queue to improve performance, and supporting segmented memory addressing to access more than 64KB of memory. The 8086 had a 16-bit external data bus, 20-bit address bus, and could address up to 1MB of memory. It operated at clock speeds between 5-10MHz and had around 29,000 transistors.
The 8086 microprocessor is Intel's first 16-bit microprocessor. It has a 16-bit data bus and 20-bit address bus, allowing it to access up to 1MB of memory. The 8086 uses segmented memory architecture, dividing memory into segments of up to 64KB addressed through segment registers. It has on-chip registers for code, data, stack, and one extra segment. The 8086's execution and bus interface units operate in parallel via an instruction queue, enabling pipelined processing.
The 8086 microprocessor is Intel's first 16-bit microprocessor. It has a 16-bit data bus and 20-bit address bus, allowing it to access up to 1MB of memory. The 8086 uses segmented memory architecture, dividing memory into segments of up to 64KB addressed through segment registers. It has on-chip registers for code, data, stack, and one extra segment. The 8086's execution and bus interface units operate in parallel via an instruction queue, enabling pipelined processing.
Module 2-1(hardware and software terms) .pptxxidadim885
Eigen values of the day dear friend how are you doing now baby I love you too have a great day ahead and do the needful for the immediate operand and your family a very happy birthday to you sneha and your family
The document provides information about microprocessors and the Intel 8086 microprocessor. It discusses the following:
- The functional blocks and registers of a typical microprocessor.
- An overview of the Intel 8086 including its introduction in 1978, transistor count, and operating modes.
- The pins and signals of the 8086 including address, data, control signals and minimum/maximum mode signals.
- The architecture of the 8086 including its bus interface unit, execution unit, registers, memory organization using segments and offsets, and addressing modes.
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has 20 address lines allowing it to access up to 1 megabyte of memory. It uses segmented memory architecture where the 1 megabyte address space is divided into segments of 64KB each. The 8086 has four 16-bit segment registers - code segment, data segment, stack segment, and extra segment. It operates on minimum and maximum modes determined by the MN/MX pin. In maximum mode, additional pins are used for bus requests and grants.
The 8086 microprocessor is a 16-bit processor with a 16-bit data bus and 20-bit address bus. It can access up to 1MB of memory. It has an arithmetic logic unit (ALU) and internal registers that operate on 16-bit words. The 8086 can operate in two modes - minimum and maximum mode. In minimum mode, the 8086 generates its own control signals, while in maximum mode another chip called the bus controller generates the control signals. The internal blocks of the 8086 include the bus interface unit, execution unit, and segment registers.
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has approximately 29,000 transistors, operates at 5V, and can address up to 1 megabyte of memory space using 20 address lines. The 8086 uses separate 16-bit addresses for I/O devices, allowing it to access 64k I/O addresses. It can operate in minimum or maximum mode depending on the state of the MN/MX pin. In maximum mode, additional pins are used for bus requests and status signals to support multi-processor systems. The 8086 architecture separates execution and bus interface functions, using segment registers and an instruction pointer to generate physical addresses across 1MB of memory divided into segments.
8086 slide general short notes assembly languages.pptxbinaboss24
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has an internal architecture that includes a bus interface unit (BIU) and execution unit (EU). The BIU fetches instructions and data from memory and handles the segment registers. The EU decodes and executes instructions using its ALU and registers including AX, BX, CX, DX, stack pointer, base pointer, and index registers. The 8086 can address up to 1MB of memory using 20 address lines generated by combining a segment register and offset register.
The 8086 microprocessor is Intel's first 16-bit microprocessor, released in 1978. It has approximately 29,000 transistors, operates at 5V, and can address up to 1 megabyte of memory using 20 address lines. The 8086 uses separate 16-bit registers to access up to four segments of memory or I/O space at a time. It can operate in minimum or maximum mode depending on the state of the MN/MX pin, with maximum mode allowing bus sharing with other devices.
This document provides an overview of the 8086 microprocessor, including its functional blocks, generations, pins and signals, architecture, and registers. Some key points:
- The 8086 was Intel's first 16-bit microprocessor released in 1978. It had 29,000 transistors and could access up to 1MB of memory.
- It has a bus interface unit that fetches instructions and data from memory and handles addressing, and an execution unit that decodes and executes instructions.
- The architecture uses segment registers to access different segments of memory and pointers to determine instruction and data locations.
- The registers include general purpose, pointer, index, flag and instruction registers that support various operations.
The document discusses the architecture and components of the Intel 8086 microprocessor. It describes the microprocessor as having a Bus Interface Unit (BIU) that fetches instructions and data from memory and I/O ports, and an Execution Unit (EU) that executes the instructions. The BIU uses four 16-bit segment registers - code, data, stack, and extra - to access different segments of memory and compute physical addresses. It multiplies the code segment register by 16 and adds the instruction pointer to generate addresses.
The document provides an overview of the 8086 microprocessor, which was Intel's first 16-bit microprocessor released in 1978. It describes the five generations of microprocessors leading up to the 8086. It then discusses the functional blocks, pins and signals, architecture, and registers of the 8086 microprocessor. The 8086 used a 20-bit address bus to access up to 1MB of memory. It had four 16-bit segment registers to access different segments of memory and used multiplexed address and data lines to reduce the number of pins.
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has approximately 29,000 transistors, operates at 5V, and can address up to 1 megabyte of memory space through its 20-bit address bus. The 8086 uses separate 16-bit address spaces for memory and I/O devices and can operate in minimum or maximum modes depending on the state of its MN/MX pin. It has an execution unit that performs arithmetic and logic operations and a bus interface unit that fetches instructions and data from memory and I/O ports.
The 8086 microprocessor was Intel's first 16-bit microprocessor released in 1978. It had several improvements over previous processors including being 16-bit instead of 8-bit, having an instruction queue to improve performance, and supporting segmented memory addressing to access more than 64KB of memory. The 8086 had a 16-bit external data bus, 20-bit address bus, and could address up to 1MB of memory. It operated at clock speeds between 5-10MHz and had around 29,000 transistors.
The 8086 microprocessor is Intel's first 16-bit microprocessor. It has a 16-bit data bus and 20-bit address bus, allowing it to access up to 1MB of memory. The 8086 uses segmented memory architecture, dividing memory into segments of up to 64KB addressed through segment registers. It has on-chip registers for code, data, stack, and one extra segment. The 8086's execution and bus interface units operate in parallel via an instruction queue, enabling pipelined processing.
The 8086 microprocessor is Intel's first 16-bit microprocessor. It has a 16-bit data bus and 20-bit address bus, allowing it to access up to 1MB of memory. The 8086 uses segmented memory architecture, dividing memory into segments of up to 64KB addressed through segment registers. It has on-chip registers for code, data, stack, and one extra segment. The 8086's execution and bus interface units operate in parallel via an instruction queue, enabling pipelined processing.
Module 2-1(hardware and software terms) .pptxxidadim885
Eigen values of the day dear friend how are you doing now baby I love you too have a great day ahead and do the needful for the immediate operand and your family a very happy birthday to you sneha and your family
The document provides information about microprocessors and the Intel 8086 microprocessor. It discusses the following:
- The functional blocks and registers of a typical microprocessor.
- An overview of the Intel 8086 including its introduction in 1978, transistor count, and operating modes.
- The pins and signals of the 8086 including address, data, control signals and minimum/maximum mode signals.
- The architecture of the 8086 including its bus interface unit, execution unit, registers, memory organization using segments and offsets, and addressing modes.
The 8086 microprocessor is Intel's first 16-bit microprocessor released in 1978. It has 20 address lines allowing it to access up to 1 megabyte of memory. It uses segmented memory architecture where the 1 megabyte address space is divided into segments of 64KB each. The 8086 has four 16-bit segment registers - code segment, data segment, stack segment, and extra segment. It operates on minimum and maximum modes determined by the MN/MX pin. In maximum mode, additional pins are used for bus requests and grants.
The 8086 microprocessor is a 16-bit processor with a 16-bit data bus and 20-bit address bus. It can access up to 1MB of memory. It has an arithmetic logic unit (ALU) and internal registers that operate on 16-bit words. The 8086 can operate in two modes - minimum and maximum mode. In minimum mode, the 8086 generates its own control signals, while in maximum mode another chip called the bus controller generates the control signals. The internal blocks of the 8086 include the bus interface unit, execution unit, and segment registers.
Citizen Observatories (COs) are innovative mechanisms to engage citizens in monitoring and addressing environmental and societal challenges. However, their effectiveness hinges on seamless data crowdsourcing, high-quality data analysis, and impactful data-driven decision-making. This paper validates how the GREENGAGE project enables and encourages the accomplishment of the Citizen Science Loop within COs, showcasing how its digital infrastructure and knowledge assets facilitate the co-production of thematic co-explorations. By systematically structuring the Citizen Science Loop—from problem identification to impact assessment—we demonstrate how GREENGAGE enhances data collection, analysis, and evidence exposition. For that, this paper illustrates how the GREENGAGE approach and associated technologies have been successfully applied at a university campus to conduct an air quality and public space suitability thematic co-exploration.
The main purpose of the current study was to formulate an empirical expression for predicting the axial compression capacity and axial strain of concrete-filled plastic tubular specimens (CFPT) using the artificial neural network (ANN). A total of seventy-two experimental test data of CFPT and unconfined concrete were used for training, testing, and validating the ANN models. The ANN axial strength and strain predictions were compared with the experimental data and predictions from several existing strength models for fiber-reinforced polymer (FRP)-confined concrete. Five statistical indices were used to determine the performance of all models considered in the present study. The statistical evaluation showed that the ANN model was more effective and precise than the other models in predicting the compressive strength, with 2.8% AA error, and strain at peak stress, with 6.58% AA error, of concrete-filled plastic tube tested under axial compression load. Similar lower values were obtained for the NRMSE index.
Welcome to MIND UP: a special presentation for Cloudvirga, a Stewart Title company. In this session, we’ll explore how you can “mind up” and unlock your potential by using generative AI chatbot tools at work.
Curious about the rise of AI chatbots? Unsure how to use them-or how to use them safely and effectively in your workplace? You’re not alone. This presentation will walk you through the practical benefits of generative AI chatbots, highlight best practices for safe and responsible use, and show how these tools can help boost your productivity, streamline tasks, and enhance your workday.
Whether you’re new to AI or looking to take your skills to the next level, you’ll find actionable insights to help you and your team make the most of these powerful tools-while keeping security, compliance, and employee well-being front and center.
Construction Materials (Paints) in Civil EngineeringLavish Kashyap
This file will provide you information about various types of Paints in Civil Engineering field under Construction Materials.
It will be very useful for all Civil Engineering students who wants to search about various Construction Materials used in Civil Engineering field.
Paint is a vital construction material used for protecting surfaces and enhancing the aesthetic appeal of buildings and structures. It consists of several components, including pigments (for color), binders (to hold the pigment together), solvents or thinners (to adjust viscosity), and additives (to improve properties like durability and drying time).
Paint is one of the material used in Civil Engineering field. It is especially used in final stages of construction project.
Paint plays a dual role in construction: it protects building materials and contributes to the overall appearance and ambiance of a space.
Welcome to the May 2025 edition of WIPAC Monthly celebrating the 14th anniversary of the WIPAC Group and WIPAC monthly.
In this edition along with the usual news from around the industry we have three great articles for your contemplation
Firstly from Michael Dooley we have a feature article about ammonia ion selective electrodes and their online applications
Secondly we have an article from myself which highlights the increasing amount of wastewater monitoring and asks "what is the overall" strategy or are we installing monitoring for the sake of monitoring
Lastly we have an article on data as a service for resilient utility operations and how it can be used effectively.
This research presents the optimization techniques for reinforced concrete waffle slab design because the EC2 code cannot provide an efficient and optimum design. Waffle slab is mostly used where there is necessity to avoid column interfering the spaces or for a slab with large span or as an aesthetic purpose. Design optimization has been carried out here with MATLAB, using genetic algorithm. The objective function include the overall cost of reinforcement, concrete and formwork while the variables comprise of the depth of the rib including the topping thickness, rib width, and ribs spacing. The optimization constraints are the minimum and maximum areas of steel, flexural moment capacity, shear capacity and the geometry. The optimized cost and slab dimensions are obtained through genetic algorithm in MATLAB. The optimum steel ratio is 2.2% with minimum slab dimensions. The outcomes indicate that the design of reinforced concrete waffle slabs can be effectively carried out using the optimization process of genetic algorithm.
Introduction to ANN, McCulloch Pitts Neuron, Perceptron and its Learning
Algorithm, Sigmoid Neuron, Activation Functions: Tanh, ReLu Multi- layer Perceptron
Model – Introduction, learning parameters: Weight and Bias, Loss function: Mean
Square Error, Back Propagation Learning Convolutional Neural Network, Building
blocks of CNN, Transfer Learning, R-CNN,Auto encoders, LSTM Networks, Recent
Trends in Deep Learning.
Jacob Murphy Australia - Excels In Optimizing Software ApplicationsJacob Murphy Australia
In the world of technology, Jacob Murphy Australia stands out as a Junior Software Engineer with a passion for innovation. Holding a Bachelor of Science in Computer Science from Columbia University, Jacob's forte lies in software engineering and object-oriented programming. As a Freelance Software Engineer, he excels in optimizing software applications to deliver exceptional user experiences and operational efficiency. Jacob thrives in collaborative environments, actively engaging in design and code reviews to ensure top-notch solutions. With a diverse skill set encompassing Java, C++, Python, and Agile methodologies, Jacob is poised to be a valuable asset to any software development team.
David Boutry - Specializes In AWS, Microservices And Python.pdfDavid Boutry
With over eight years of experience, David Boutry specializes in AWS, microservices, and Python. As a Senior Software Engineer in New York, he spearheaded initiatives that reduced data processing times by 40%. His prior work in Seattle focused on optimizing e-commerce platforms, leading to a 25% sales increase. David is committed to mentoring junior developers and supporting nonprofit organizations through coding workshops and software development.
3. Microprocessor
First Generation
Between 1971 – 1973
PMOS technology, non compatible with TTL
4 bit processors 16 pins
8 and 16 bit processors 40 pins
Due to limitations of pins, signals are
multiplexed
Second Generation
During 1973
NMOS technology Faster speed, Higher
density, Compatible with TTL
4 / 8/ 16 bit processors 40 pins
Ability to address large memory spaces
and I/O ports
Greater number of levels of subroutine
nesting
Better interrupt handling capabilities
Intel 8085 (8 bit processor)
Third Generation
During 1978
HMOS technology Faster speed, Higher
packing density
16 bit processors 40/ 48/ 64 pins
Easier to program
Dynamically relatable programs
Processor has multiply/ divide arithmetic
hardware
More powerful interrupt handling
capabilities
Flexible I/O port addressing
Intel 8086 (16 bit processor)
Fourth Generation
During 1980s
Low power version of HMOS technology
(HCMOS)
32 bit processors
Physical memory space 224
bytes = 16 Mb
Virtual memory space 240
bytes = 1 Tb
Floating point hardware
Supports increased number of addressing
modes
Intel 80386
Fifth Generation Pentium
3
4. Functional blocks
Microprocessor
Flag
Register
Timing and
control unit
Register array or
internal memory
Instruction
decoding unit
PC/ IP
ALU
Control Bus Address Bus
Data Bus
4
Computational Unit;
performs arithmetic and
logic operations
Various conditions of the
results are stored as
status bits called flags in
flag register
Internal storage of data
Generates the
address of the
instructions to be
fetched from the
memory and send
through address
bus to the
memory
Decodes instructions; sends
information to the timing and
control unit
Generates control signals for
internal and external operations
of the microprocessor
5. Overview
8086 Microprocessor
First 16- bit processor released by
INTEL in the year 1978
Originally HMOS, now manufactured
using HMOS III technique
Approximately 29, 000 transistors, 40
pin DIP, 5V supply
Does not have internal clock; external
asymmetric clock source with 33%
duty cycle
20-bit address to access memory can
address up to 220
= 1 megabytes of
memory space.
5
7. Pins and Signals
8086 Microprocessor
7
Common signals
AD0-AD15 (Bidirectional)
Address/Data bus
Low order address bus; these are
multiplexed with data.
When AD lines are used to transmit
memory address the symbol A is used
instead of AD, for example A0-A15.
When data are transmitted over AD lines
the symbol D is used in place of AD, for
example D0-D7, D8-D15 or D0-D15.
A16/S3, A17/S4, A18/S5, A19/S6
High order address bus. These are
multiplexed with status signals
8. 8
S5 = IF (Interrupt Enable Flag)
S6=0 (Always)
9. Pins and Signals
8086 Microprocessor
9
Common signals
BHE (Active Low)/S7 (Output)
Bus High Enable/Status
It is used to enable data onto the most
significant half of data bus, D8-D15. 8-bit
device connected to upper half of the
data bus use BHE (Active Low) signal. It
is multiplexed with status signal S7.
MN/ MX
MINIMUM / MAXIMUM
This pin signal indicates what mode the
processor is to operate in.
RD (Read) (Active Low)
The signal is used for read operation.
It is an output signal.
It is active when low.
10. Pins and Signals
8086 Microprocessor
10
Common signals
READY
This is the acknowledgement from the
slow device or memory that they have
completed the data transfer.
The signal made available by the devices
is synchronized by the 8284A clock
generator to provide ready input to the
8086.
The signal is active high.
11. Pins and Signals
8086 Microprocessor
11
Common signals
RESET (Input)
Causes the processor to immediately
terminate its present activity.
The signal must be active HIGH for at
least four clock cycles.
CLK
The clock input provides the basic timing
for processor operation and bus control
activity. Its an asymmetric square wave
with 33% duty cycle.
INTR Interrupt Request
This is a triggered input. This is sampled
during the last clock cycles of each
instruction to determine the availability
of the request. If any interrupt request is
pending, the processor enters the
interrupt acknowledge cycle.
This signal is active high and internally
synchronized.
12. Pins and Signals
8086 Microprocessor
12
Min/ Max Pins
The 8086 microprocessor can work in two
modes of operations : Minimum mode and
Maximum mode.
In the minimum mode of operation the
microprocessor do not associate with any
co-processors and can not be used for
multiprocessor systems.
In the maximum mode the 8086 can work
in multi-processor or co-processor
configuration.
Minimum or maximum mode operations
are decided by the pin MN/ MX(Active
low).
When this pin is high 8086 operates in
minimum mode otherwise it operates in
Maximum mode.
13. Pins and Signals
8086 Microprocessor
ALE (Address Latch Enable) Used to demultiplex the
address and data lines using external latches
13
Minimum mode signals
14. Pins and Signals
8086 Microprocessor
HOLD Input signal to the processor form the bus masters
as a request to grant the control of the bus.
Usually used by the DMA controller to get the
control of the bus.
HLDA (Hold Acknowledge) Acknowledge signal by the
processor to the bus master requesting the control
of the bus through HOLD.
The acknowledge is asserted high, when the
processor accepts HOLD.
14
Minimum mode signals
19. Architecture
8086 Microprocessor
19
Execution Unit (EU)
EU executes instructions that have
already been fetched by the BIU.
BIU and EU functions separately.
Bus Interface Unit (BIU)
BIU fetches instructions, reads data
from memory and I/O ports, writes
data to memory and I/ O ports.
20. Architecture
8086 Microprocessor
20
Bus Interface Unit (BIU)
A group of First-In-First-
Out (FIFO) in which up to
6 bytes of instruction
code are pre fetched
from the memory ahead
of time.
This is done in order to
speed up the execution
by overlapping
instruction fetch with
execution.
This mechanism is known
as pipelining.
Instruction queue
21. Architecture
8086 Microprocessor
21
Some of the 16 bit registers can be
used as two 8 bit registers as :
AX can be used as AH and AL
BX can be used as BH and BL
CX can be used as CH and CL
DX can be used as DH and DL
Execution Unit (EU)
EU decodes and
executes instructions.
A decoder in the EU
control system
translates instructions.
16-bit ALU for
performing arithmetic
and logic operation
Four general purpose
registers(AX, BX, CX, DX);
Pointer registers (Stack
Pointer, Base Pointer);
and
Index registers (Source
Index, Destination Index)
each of 16-bits
22. Architecture
8086 Microprocessor
22
Bus Interface Unit (BIU)
Segment
Registers
8086’s 1-megabyte
memory is divided
into segments of up
to 64K bytes each.
Programs obtain access
to code and data in the
segments by changing
the segment register
content to point to the
desired segments.
The 8086 can directly
address four segments
(256 K bytes within the 1
M byte of memory) at a
particular time.
23. Architecture
8086 Microprocessor
23
Bus Interface Unit (BIU)
Segment
Registers
Code Segment Register
16-bit
CS contains the base or start of the current code segment;
IP contains the distance or offset from this address to the
next instruction byte to be fetched.
BIU computes the 20-bit physical address by logically
shifting the contents of CS 4-bits to the left and then adding
the 16-bit contents of IP.
That is, all instructions of a program are relative to the
contents of the CS register multiplied by 16 and then offset is
added provided by the IP.
24. Architecture
8086 Microprocessor
24
Bus Interface Unit (BIU)
Segment
Registers
Data Segment Register
16-bit
Points to the current data segment; operands for most
instructions are fetched from this segment.
The 16-bit contents of the Source Index (SI) or Destination
Index (DI) or a 16-bit displacement are used as offset for
computing the 20-bit physical address.
25. Architecture
8086 Microprocessor
25
Bus Interface Unit (BIU)
Segment
Registers
Stack Segment Register
16-bit
Points to the current stack.
The 20-bit physical stack address is calculated from the
Stack Segment (SS) and the Stack Pointer (SP) for stack
instructions such as PUSH and POP.
In based addressing mode, the 20-bit physical stack address
is calculated from the Stack segment (SS) and the Base
Pointer (BP).
26. Architecture
8086 Microprocessor
26
Bus Interface Unit (BIU)
Segment
Registers
Extra Segment Register
16-bit
Points to the extra segment in which data (in excess of 64K
pointed to by the DS) is stored.
String instructions use the ES and DI to determine the 20-
bit physical address for the destination.
27. Architecture
8086 Microprocessor
27
Bus Interface Unit (BIU)
Segment
Registers
Instruction Pointer
16-bit
Always points to the next instruction to be executed within
the currently executing code segment.
So, this register contains the 16-bit offset address pointing
to the next instruction code within the 64Kb of the code
segment area.
Its content is automatically incremented as the execution of
the next instruction takes place.
28. Architecture
8086 Microprocessor
28
EU
Registers
Accumulator Register (AX)
Consists of two 8-bit registers AL and AH, which can be
combined together and used as a 16-bit register AX.
AL in this case contains the low order byte of the word, and
AH contains the high-order byte.
The I/O instructions use the AX or AL for inputting /
outputting 16 or 8 bit data to or from an I/O port.
Multiplication and Division instructions also use the AX or
AL.
Execution Unit (EU)
29. Architecture
8086 Microprocessor
29
EU
Registers
Base Register (BX)
Consists of two 8-bit registers BL and BH, which can be
combined together and used as a 16-bit register BX.
BL in this case contains the low-order byte of the word, and
BH contains the high-order byte.
This is the only general purpose register whose contents
can be used for addressing the 8086 memory.
All memory references utilizing this register content for
addressing use DS as the default segment register.
Execution Unit (EU)
30. Architecture
8086 Microprocessor
30
EU
Registers
Counter Register (CX)
Consists of two 8-bit registers CL and CH, which can be
combined together and used as a 16-bit register CX.
When combined, CL register contains the low order byte of
the word, and CH contains the high-order byte.
Instructions such as SHIFT, ROTATE and LOOP use the
contents of CX as a counter.
Execution Unit (EU)
Example:
The instruction LOOP START automatically decrements
CX by 1 without affecting flags and will check if [CX] =
0.
If it is zero, 8086 executes the next instruction;
otherwise the 8086 branches to the label START.
32. Architecture
8086 Microprocessor
32
EU
Registers
Stack Pointer (SP) and Base Pointer (BP)
SP and BP are used to access data in the stack segment.
SP is used as an offset from the current SS during execution
of instructions that involve the stack segment in the external
memory.
SP contents are automatically updated (incremented/
decremented) due to execution of a POP or PUSH instruction.
BP contains an offset address in the current SS, which is
used by instructions utilizing the based addressing mode.
Execution Unit (EU)
33. Architecture
8086 Microprocessor
33
EU
Registers
Source Index (SI) and Destination Index (DI)
Used in indexed addressing.
Instructions that process data strings use the SI and DI
registers together with DS and ES respectively in order to
distinguish between the source and destination addresses.
Execution Unit (EU)
34. Architecture
8086 Microprocessor
34
EU
Registers
Source Index (SI) and Destination Index (DI)
Used in indexed addressing.
Instructions that process data strings use the SI and DI
registers together with DS and ES respectively in order to
distinguish between the source and destination addresses.
Execution Unit (EU)
35. Architecture
8086 Microprocessor
35
Flag Register
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
OF DF IF TF SF ZF AF PF CF
Carry Flag
This flag is set, when there is
a carry out of MSB in case of
addition or a borrow in case
of subtraction.
Parity Flag
This flag is set to 1, if the lower
byte of the result contains even
number of 1’s ; for odd number
of 1’s set to zero.
Auxiliary Carry Flag
This is set, if there is a carry from the
lowest nibble, i.e, bit three during
addition, or borrow for the lowest
nibble, i.e, bit three, during
subtraction.
Zero Flag
This flag is set, if the result of
the computation or comparison
performed by an instruction is
zero
Sign Flag
This flag is set, when the
result of any computation
is negative
Tarp Flag
If this flag is set, the processor
enters the single step execution
mode by generating internal
interrupts after the execution of
each instruction
Interrupt Flag
Causes the 8086 to recognize
external mask interrupts; clearing IF
disables these interrupts.
Direction Flag
This is used by string manipulation instructions. If this flag bit
is ‘0’, the string is processed beginning from the lowest
address to the highest address, i.e., auto incrementing mode.
Otherwise, the string is processed from the highest address
towards the lowest address, i.e., auto incrementing mode.
Over flow Flag
This flag is set, if an overflow occurs, i.e, if the result of a signed
operation is large enough to accommodate in a destination
register. The result is of more than 7-bits in size in case of 8-bit
signed operation and more than 15-bits in size in case of 16-bit
sign operations, then the overflow will be set.
Execution Unit (EU)
36. 36
Architecture
8086 Microprocessor
Sl.No. Type Register width Name of register
1 General purpose register 16 bit AX, BX, CX, DX
8 bit AL, AH, BL, BH, CL, CH, DL, DH
2 Pointer register 16 bit SP, BP
3 Index register 16 bit SI, DI
4 Instruction Pointer 16 bit IP
5 Segment register 16 bit CS, DS, SS, ES
6 Flag (PSW) 16 bit Flag register
8086 registers
categorized
into 4 groups
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
OF DF IF TF SF ZF AF PF CF
37. 37
Architecture
8086 Microprocessor
Register Name of the Register Special Function
AX 16-bit Accumulator Stores the 16-bit results of arithmetic and logic
operations
AL 8-bit Accumulator Stores the 8-bit results of arithmetic and logic
operations
BX Base register Used to hold base value in base addressing mode
to access memory data
CX Count Register Used to hold the count value in SHIFT, ROTATE
and LOOP instructions
DX Data Register Used to hold data for multiplication and division
operations
SP Stack Pointer Used to hold the offset address of top stack
memory
BP Base Pointer Used to hold the base value in base addressing
using SS register to access data from stack
memory
SI Source Index Used to hold index value of source operand (data)
for string instructions
DI Data Index Used to hold the index value of destination
operand (data) for string operations
Registers and Special Functions
39. Introduction
39
8086 Microprocessor
Program
A set of instructions written to solve
a problem.
Instruction
Directions which a microprocessor
follows to execute a task or part of a
task.
Computer language
High Level Low Level
Machine Language Assembly Language
Binary bits English Alphabets
‘Mnemonics’
Assembler
Mnemonics Machine
Language
41. Group I : Addressing modes for
register and immediate data
Group IV : Relative Addressing mode
Group V : Implied Addressing mode
Group III : Addressing modes for
I/O ports
Group II : Addressing modes for
memory data
Addressing Modes
42
8086 Microprocessor
Every instruction of a program has to operate on a data.
The different ways in which a source operand is denoted
in an instruction are known as addressing modes.
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
42. Addressing Modes
43
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
The instruction will specify the name of the
register which holds the data to be operated by
the instruction.
Example:
MOV CL, DH
The content of 8-bit register DH is moved to
another 8-bit register CL
(CL) (DH)
Group I : Addressing modes for
register and immediate data
43. Addressing Modes
44
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
In immediate addressing mode, an 8-bit or 16-bit
data is specified as part of the instruction
Example:
MOV DL, 08H
The 8-bit data (08H) given in the instruction is
moved to DL
(DL) 08H
MOV AX, 0A9FH
The 16-bit data (0A9FH) given in the instruction is
moved to AX register
(AX) 0A9FH
Group I : Addressing modes for
register and immediate data
44. Addressing Modes : Memory Access
46
8086 Microprocessor
20 Address lines 8086 can address up to
220
= 1M bytes of memory
However, the largest register is only 16 bits
Physical Address will have to be calculated
Physical Address : Actual address of a byte in
memory. i.e. the value which goes out onto the
address bus.
Memory Address represented in the form –
Seg : Offset (Eg - 89AB:F012)
Each time the processor wants to access
memory, it takes the contents of a segment
register, shifts it one hexadecimal place to the
left (same as multiplying by 1610), then add the
required offset to form the 20- bit address
89AB : F012 89AB 89AB0 (Paragraph to byte 89AB x 10 = 89AB0)
F012 0F012 (Offset is already in byte unit)
+ -------
98AC2 (The absolute address)
16 bytes of
contiguous memory
45. Addressing Modes
48
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
Here, the effective address of the memory
location at which the data operand is stored is
given in the instruction.
The effective address is just a 16-bit number
written directly in the instruction.
Example:
MOV BX, [1354H]
MOV BL, [0400H]
The square brackets around the 1354H denotes
the contents of the memory location. When
executed, this instruction will copy the contents of
the memory location into BX register.
This addressing mode is called direct because the
displacement of the operand from the segment
base is specified directly in the instruction.
Group II : Addressing modes
for memory data
46. Addressing Modes
49
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
In Register indirect addressing, name of the
register which holds the effective address (EA)
will be specified in the instruction.
Registers used to hold EA are any of the following
registers:
BX, BP, DI and SI.
Content of the DS register is used for base
address calculation.
Example:
MOV CX, [BX]
Operations:
EA = (BX)
BA = (DS) x 1610
MA = BA + EA
(CX) (MA) or,
(CL) (MA)
(CH) (MA +1)
Group II : Addressing modes
for memory data
Note : Register/ memory
enclosed in brackets refer
to content of register/
memory
47. Addressing Modes
50
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
In Based Addressing, BX or BP is used to hold the
base value for effective address and a signed 8-bit
or unsigned 16-bit displacement will be specified
in the instruction.
In case of 8-bit displacement, it is sign extended
to 16-bit before adding to the base value.
When BX holds the base value of EA, 20-bit
physical address is calculated from BX and DS.
When BP holds the base value of EA, BP and SS is
used.
Example:
MOV AX, [BX + 08H]
Operations:
0008H 08H (Sign extended)
EA = (BX) + 0008H
BA = (DS) x 1610
MA = BA + EA
(AX) (MA) or,
(AL) (MA)
(AH) (MA + 1)
Group II : Addressing modes
for memory data
48. Addressing Modes
51
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
SI or DI register is used to hold an index value for
memory data and a signed 8-bit or unsigned 16-
bit displacement will be specified in the
instruction.
Displacement is added to the index value in SI or
DI register to obtain the EA.
In case of 8-bit displacement, it is sign extended
to 16-bit before adding to the base value.
Example:
MOV CX, [SI + 0A2H]
Operations:
FFA2H A2H (Sign extended)
EA = (SI) + FFA2H
BA = (DS) x 1610
MA = BA + EA
(CX) (MA) or,
(CL) (MA)
(CH) (MA + 1)
Group II : Addressing modes
for memory data
49. Addressing Modes
52
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
In Based Index Addressing, the effective address
is computed from the sum of a base register (BX
or BP), an index register (SI or DI) and a
displacement.
Example:
MOV DX, [BX + SI + 0AH]
Operations:
000AH 0AH (Sign extended)
EA = (BX) + (SI) + 000AH
BA = (DS) x 1610
MA = BA + EA
(DX) (MA) or,
(DL) (MA)
(DH) (MA + 1)
Group II : Addressing modes
for memory data
50. Addressing Modes
53
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
Employed in string operations to operate on string
data.
The effective address (EA) of source data is stored
in SI register and the EA of destination is stored
in DI register.
Segment register for calculating base address of
source data is DS and that of the destination data
is ES
Example: MOVS BYTE
Operations:
Calculation of source memory location:
EA = (SI) BA = (DS) x 1610 MA = BA + EA
Calculation of destination memory location:
EAE = (DI) BAE = (ES) x 1610 MAE = BAE + EAE
(MAE) (MA)
If DF = 1, then (SI) (SI) – 1 and (DI) = (DI) - 1
If DF = 0, then (SI) (SI) +1 and (DI) = (DI) + 1
Group II : Addressing modes
for memory data
Note : Effective address of
the Extra segment register
51. Addressing Modes
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
These addressing modes are used to access data
from standard I/O mapped devices or ports.
In direct port addressing mode, an 8-bit port
address is directly specified in the instruction.
Example: IN AL, [09H]
Operations: PORTaddr = 09H
(AL) (PORT)
Content of port with address 09H is
moved to AL register
In indirect port addressing mode, the instruction
will specify the name of the register which holds
the port address. In 8086, the 16-bit port address
is stored in the DX register.
Example: OUT [DX], AX
Operations: PORTaddr = (DX)
(PORT) (AX)
Content of AX is moved to port
whose address is specified by DX
register. 54
Group III : Addressing
modes for I/O ports
52. Addressing Modes
55
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
In this addressing mode, the effective address of
a program instruction is specified relative to
Instruction Pointer (IP) by an 8-bit signed
displacement.
Example: JZ 0AH
Operations:
000AH 0AH (sign extend)
If ZF = 1, then
EA = (IP) + 000AH
BA = (CS) x 1610
MA = BA + EA
If ZF = 1, then the program control jumps to
new address calculated above.
If ZF = 0, then next instruction of the
program is executed.
Group IV : Relative
Addressing mode
53. Addressing Modes
56
8086 Microprocessor
1. Register Addressing
2. Immediate Addressing
3. Direct Addressing
4. Register Indirect Addressing
5. Based Addressing
6. Indexed Addressing
7. Based Index Addressing
8. String Addressing
9. Direct I/O port Addressing
10. Indirect I/O port Addressing
11. Relative Addressing
12. Implied Addressing
Instructions using this mode have no operands.
The instruction itself will specify the data to be
operated by the instruction.
Example: CLC
This clears the carry flag to zero.
Group IV : Implied
Addressing mode
55. 1. Data Transfer Instructions
2. Arithmetic Instructions
3. Logical Instructions
4. String manipulation Instructions
5. Process Control Instructions
6. Control Transfer Instructions
Instruction Set
58
8086 Microprocessor
8086 supports 6 types of instructions.
56. 1. Data Transfer Instructions
Instruction Set
59
8086 Microprocessor
Instructions that are used to transfer data/ address in to
registers, memory locations and I/O ports.
Generally involve two operands: Source operand and
Destination operand of the same size.
Source: Register or a memory location or an immediate data
Destination : Register or a memory location.
The size should be a either a byte or a word.
A 8-bit data can only be moved to 8-bit register/ memory
and a 16-bit data can be moved to 16-bit register/ memory.
57. 1. Data Transfer Instructions
Instruction Set
60
8086 Microprocessor
Mnemonics: MOV, XCHG, PUSH, POP, IN, OUT …
MOV reg2/ mem, reg1/ mem
MOV reg2, reg1
MOV mem, reg1
MOV reg2, mem
(reg2) (reg1)
(mem) (reg1)
(reg2) (mem)
MOV reg/ mem, data
MOV reg, data
MOV mem, data
(reg) data
(mem) data
XCHG reg2/ mem, reg1
XCHG reg2, reg1
XCHG mem, reg1
(reg2) (reg1)
(mem) (reg1)
58. 1. Data Transfer Instructions
Instruction Set
61
8086 Microprocessor
Mnemonics: MOV, XCHG, PUSH, POP, IN, OUT …
PUSH reg16/ mem
PUSH reg16
PUSH mem
(SP) (SP) – 2
MA S = (SS) x 1610 + SP
(MA S ; MA S + 1) (reg16)
(SP) (SP) – 2
MA S = (SS) x 1610 + SP
(MA S ; MA S + 1) (mem)
POP reg16/ mem
POP reg16
POP mem
MA S = (SS) x 1610 + SP
(reg16) (MA S ; MA S + 1)
(SP) (SP) + 2
MA S = (SS) x 1610 + SP
(mem) (MA S ; MA S + 1)
(SP) (SP) + 2
59. 1. Data Transfer Instructions
Instruction Set
62
8086 Microprocessor
Mnemonics: MOV, XCHG, PUSH, POP, IN, OUT …
IN A, [DX]
IN AL, [DX]
IN AX, [DX]
PORTaddr = (DX)
(AL) (PORT)
PORTaddr = (DX)
(AX) (PORT)
IN A, addr8
IN AL, addr8
IN AX, addr8
(AL) (addr8)
(AX) (addr8)
OUT [DX], A
OUT [DX], AL
OUT [DX], AX
PORTaddr = (DX)
(PORT) (AL)
PORTaddr = (DX)
(PORT) (AX)
OUT addr8, A
OUT addr8, AL
OUT addr8, AX
(addr8) (AL)
(addr8) (AX)
60. 2. Arithmetic Instructions
Instruction Set
63
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
ADD reg2/ mem, reg1/mem
ADC reg2, reg1
ADC reg2, mem
ADC mem, reg1
(reg2) (reg1) + (reg2)
(reg2) (reg2) + (mem)
(mem) (mem)+(reg1)
ADD reg/mem, data
ADD reg, data
ADD mem, data
(reg) (reg)+ data
(mem) (mem)+data
ADD A, data
ADD AL, data8
ADD AX, data16
(AL) (AL) + data8
(AX) (AX) +data16
62. 2. Arithmetic Instructions
Instruction Set
65
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
SUB reg2/ mem, reg1/mem
SUB reg2, reg1
SUB reg2, mem
SUB mem, reg1
(reg2) (reg1) - (reg2)
(reg2) (reg2) - (mem)
(mem) (mem) - (reg1)
SUB reg/mem, data
SUB reg, data
SUB mem, data
(reg) (reg) - data
(mem) (mem) - data
SUB A, data
SUB AL, data8
SUB AX, data16
(AL) (AL) - data8
(AX) (AX) - data16
64. 2. Arithmetic Instructions
Instruction Set
67
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
INC reg/ mem
INC reg8
INC reg16
INC mem
(reg8) (reg8) + 1
(reg16) (reg16) + 1
(mem) (mem) + 1
DEC reg/ mem
DEC reg8
DEC reg16
DEC mem
(reg8) (reg8) - 1
(reg16) (reg16) - 1
(mem) (mem) - 1
65. 2. Arithmetic Instructions
Instruction Set
68
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
MUL reg/ mem
MUL reg
MUL mem
For byte : (AX) (AL) x (reg8)
For word : (DX)(AX) (AX) x (reg16)
For byte : (AX) (AL) x (mem8)
For word : (DX)(AX) (AX) x (mem16)
IMUL reg/ mem
IMUL reg
IMUL mem
For byte : (AX) (AL) x (reg8)
For word : (DX)(AX) (AX) x (reg16)
For byte : (AX) (AX) x (mem8)
For word : (DX)(AX) (AX) x (mem16)
66. 2. Arithmetic Instructions
Instruction Set
69
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
DIV reg/ mem
DIV reg
DIV mem
For 16-bit :- 8-bit :
(AL) (AX) :- (reg8) Quotient
(AH) (AX) MOD(reg8) Remainder
For 32-bit :- 16-bit :
(AX) (DX)(AX) :- (reg16) Quotient
(DX) (DX)(AX) MOD(reg16) Remainder
For 16-bit :- 8-bit :
(AL) (AX) :- (mem8) Quotient
(AH) (AX) MOD(mem8) Remainder
For 32-bit :- 16-bit :
(AX) (DX)(AX) :- (mem16) Quotient
(DX) (DX)(AX) MOD(mem16) Remainder
68. 2. Arithmetic Instructions
Instruction Set
71
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
CMP reg2/mem, reg1/ mem
CMP reg2, reg1
CMP reg2, mem
CMP mem, reg1
Modify flags (reg2) – (reg1)
If (reg2) > (reg1) then CF=0, ZF=0, SF=0
If (reg2) < (reg1) then CF=1, ZF=0, SF=1
If (reg2) = (reg1) then CF=0, ZF=1, SF=0
Modify flags (reg2) – (mem)
If (reg2) > (mem) then CF=0, ZF=0, SF=0
If (reg2) < (mem) then CF=1, ZF=0, SF=1
If (reg2) = (mem) then CF=0, ZF=1, SF=0
Modify flags (mem) – (reg1)
If (mem) > (reg1) then CF=0, ZF=0, SF=0
If (mem) < (reg1) then CF=1, ZF=0, SF=1
If (mem) = (reg1) then CF=0, ZF=1, SF=0
69. 2. Arithmetic Instructions
Instruction Set
72
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
CMP reg/mem, data
CMP reg, data
CMP mem, data
Modify flags (reg) – (data)
If (reg) > data then CF=0, ZF=0, SF=0
If (reg) < data then CF=1, ZF=0, SF=1
If (reg) = data then CF=0, ZF=1, SF=0
Modify flags (mem) – (mem)
If (mem) > data then CF=0, ZF=0, SF=0
If (mem) < data then CF=1, ZF=0, SF=1
If (mem) = data then CF=0, ZF=1, SF=0
70. 2. Arithmetic Instructions
Instruction Set
73
8086 Microprocessor
Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP…
CMP A, data
CMP AL, data8
CMP AX, data16
Modify flags (AL) – data8
If (AL) > data8 then CF=0, ZF=0, SF=0
If (AL) < data8 then CF=1, ZF=0, SF=1
If (AL) = data8 then CF=0, ZF=1, SF=0
Modify flags (AX) – data16
If (AX) > data16 then CF=0, ZF=0, SF=0
If (mem) < data16 then CF=1, ZF=0, SF=1
If (mem) = data16 then CF=0, ZF=1, SF=0
79. 4. String Manipulation Instructions
Instruction Set
82
8086 Microprocessor
String : Sequence of bytes or words
8086 instruction set includes instruction for string movement, comparison,
scan, load and store.
REP instruction prefix : used to repeat execution of string instructions
String instructions end with S or SB or SW.
S represents string, SB string byte and SW string word.
Offset or effective address of the source operand is stored in SI register and
that of the destination operand is stored in DI register.
Depending on the status of DF, SI and DI registers are automatically
updated.
DF = 0 SI and DI are incremented by 1 for byte and 2 for word.
DF = 1 SI and DI are decremented by 1 for byte and 2 for word.
80. 4. String Manipulation Instructions
Instruction Set
83
8086 Microprocessor
Mnemonics: REP, MOVS, CMPS, SCAS, LODS, STOS
REP
REPZ/ REPE
(Repeat CMPS or SCAS until
ZF = 0)
REPNZ/ REPNE
(Repeat CMPS or SCAS until
ZF = 1)
While CX 0 and ZF = 1, repeat execution of
string instruction and
(CX) (CX) – 1
While CX 0 and ZF = 0, repeat execution of
string instruction and
(CX) (CX) - 1
81. 4. String Manipulation Instructions
Instruction Set
84
8086 Microprocessor
Mnemonics: REP, MOVS, CMPS, SCAS, LODS, STOS
MOVS
MOVSB
MOVSW
MA = (DS) x 1610 + (SI)
MAE = (ES) x 1610 + (DI)
(MAE) (MA)
If DF = 0, then (DI) (DI) + 1; (SI) (SI) + 1
If DF = 1, then (DI) (DI) - 1; (SI) (SI) - 1
MA = (DS) x 1610 + (SI)
MAE = (ES) x 1610 + (DI)
(MAE ; MAE + 1) (MA; MA + 1)
If DF = 0, then (DI) (DI) + 2; (SI) (SI) + 2
If DF = 1, then (DI) (DI) - 2; (SI) (SI) - 2
82. 4. String Manipulation Instructions
Instruction Set
85
8086 Microprocessor
Mnemonics: REP, MOVS, CMPS, SCAS, LODS, STOS
CMPS
CMPSB
CMPSW
MA = (DS) x 1610 + (SI)
MAE = (ES) x 1610 + (DI)
Modify flags (MA) - (MAE)
If (MA) > (MAE), then CF = 0; ZF = 0; SF = 0
If (MA) < (MAE), then CF = 1; ZF = 0; SF = 1
If (MA) = (MAE), then CF = 0; ZF = 1; SF = 0
For byte operation
If DF = 0, then (DI) (DI) + 1; (SI) (SI) + 1
If DF = 1, then (DI) (DI) - 1; (SI) (SI) - 1
For word operation
If DF = 0, then (DI) (DI) + 2; (SI) (SI) + 2
If DF = 1, then (DI) (DI) - 2; (SI) (SI) - 2
Compare two string byte or string word
83. 4. String Manipulation Instructions
Instruction Set
86
8086 Microprocessor
Mnemonics: REP, MOVS, CMPS, SCAS, LODS, STOS
SCAS
SCASB
SCASW
MAE = (ES) x 1610 + (DI)
Modify flags (AL) - (MAE)
If (AL) > (MAE), then CF = 0; ZF = 0; SF = 0
If (AL) < (MAE), then CF = 1; ZF = 0; SF = 1
If (AL) = (MAE), then CF = 0; ZF = 1; SF = 0
If DF = 0, then (DI) (DI) + 1
If DF = 1, then (DI) (DI) – 1
MAE = (ES) x 1610 + (DI)
Modify flags (AL) - (MAE)
If (AX) > (MAE ; MAE + 1), then CF = 0; ZF = 0; SF = 0
If (AX) < (MAE ; MAE + 1), then CF = 1; ZF = 0; SF = 1
If (AX) = (MAE ; MAE + 1), then CF = 0; ZF = 1; SF = 0
If DF = 0, then (DI) (DI) + 2
Scan (compare) a string byte or word with accumulator
84. 4. String Manipulation Instructions
Instruction Set
87
8086 Microprocessor
Mnemonics: REP, MOVS, CMPS, SCAS, LODS, STOS
LODS
LODSB
LODSW
MA = (DS) x 1610 + (SI)
(AL) (MA)
If DF = 0, then (SI) (SI) + 1
If DF = 1, then (SI) (SI) – 1
MA = (DS) x 1610 + (SI)
(AX) (MA ; MA + 1)
If DF = 0, then (SI) (SI) + 2
If DF = 1, then (SI) (SI) – 2
Load string byte in to AL or string word in to AX
85. 4. String Manipulation Instructions
Instruction Set
88
8086 Microprocessor
Mnemonics: REP, MOVS, CMPS, SCAS, LODS, STOS
STOS
STOSB
STOSW
MAE = (ES) x 1610 + (DI)
(MAE) (AL)
If DF = 0, then (DI) (DI) + 1
If DF = 1, then (DI) (DI) – 1
MAE = (ES) x 1610 + (DI)
(MAE ; MAE + 1 ) (AX)
If DF = 0, then (DI) (DI) + 2
If DF = 1, then (DI) (DI) – 2
Store byte from AL or word from AX in to string
86. Mnemonics Explanation
STC Set CF 1
CLC Clear CF 0
CMC Complement carry CF CF/
STD Set direction flag DF 1
CLD Clear direction flag DF 0
STI Set interrupt enable flag IF 1
CLI Clear interrupt enable flag IF 0
NOP No operation
HLT Halt after interrupt is set
WAIT Wait for TEST pin active
ESC opcode mem/ reg Used to pass instruction to a coprocessor
which shares the address and data bus
with the 8086
LOCK Lock bus during next instruction
5. Processor Control Instructions
Instruction Set
89
8086 Microprocessor
87. 6. Control Transfer Instructions
Instruction Set
90
8086 Microprocessor
Transfer the control to a specific destination or target instruction
Do not affect flags
Mnemonics Explanation
CALL reg/ mem/ disp16 Call subroutine
RET Return from subroutine
JMP reg/ mem/ disp8/ disp16 Unconditional jump
8086 Unconditional transfers
88. 6. Control Transfer Instructions
Instruction Set
91
8086 Microprocessor
8086 signed conditional
branch instructions
8086 unsigned conditional
branch instructions
Checks flags
If conditions are true, the program control is
transferred to the new memory location in the same
segment by modifying the content of IP
89. 6. Control Transfer Instructions
Instruction Set
92
8086 Microprocessor
Name Alternate name
JE disp8
Jump if equal
JZ disp8
Jump if result is 0
JNE disp8
Jump if not equal
JNZ disp8
Jump if not zero
JG disp8
Jump if greater
JNLE disp8
Jump if not less or
equal
JGE disp8
Jump if greater
than or equal
JNL disp8
Jump if not less
JL disp8
Jump if less than
JNGE disp8
Jump if not
greater than or
equal
JLE disp8
Jump if less than
or equal
JNG disp8
Jump if not
greater
8086 signed conditional
branch instructions
8086 unsigned conditional
branch instructions
Name Alternate name
JE disp8
Jump if equal
JZ disp8
Jump if result is 0
JNE disp8
Jump if not equal
JNZ disp8
Jump if not zero
JA disp8
Jump if above
JNBE disp8
Jump if not below
or equal
JAE disp8
Jump if above or
equal
JNB disp8
Jump if not below
JB disp8
Jump if below
JNAE disp8
Jump if not above
or equal
JBE disp8
Jump if below or
equal
JNA disp8
Jump if not above
90. 6. Control Transfer Instructions
Instruction Set
93
8086 Microprocessor
Mnemonics Explanation
JC disp8 Jump if CF = 1
JNC disp8 Jump if CF = 0
JP disp8 Jump if PF = 1
JNP disp8 Jump if PF = 0
JO disp8 Jump if OF = 1
JNO disp8 Jump if OF = 0
JS disp8 Jump if SF = 1
JNS disp8 Jump if SF = 0
JZ disp8 Jump if result is zero, i.e, Z = 1
JNZ disp8 Jump if result is not zero, i.e, Z = 1
8086 conditional branch instructions affecting individual flags
92. Assemble Directives
95
8086 Microprocessor
Instructions to the Assembler regarding the program being
executed.
Control the generation of machine codes and organization of the
program; but no machine codes are generated for assembler
directives.
Also called ‘pseudo instructions’
Used to :
› specify the start and end of a program
› attach value to variables
› allocate storage locations to input/ output data
› define start and end of segments, procedures, macros etc..
93. Assemble Directives
96
8086 Microprocessor
Define Byte
Define a byte type (8-bit) variable
Reserves specific amount of memory
locations to each variable
Range : 00H – FFH for unsigned value;
00H – 7FH for positive value and
80H – FFH for negative value
General form : variable DB value/ values
Example:
LIST DB 7FH, 42H, 35H
Three consecutive memory locations are reserved for
the variable LIST and each data specified in the
instruction are stored as initial value in the reserved
memory location
DB
DW
SEGMENT
ENDS
ASSUME
ORG
END
EVEN
EQU
PROC
FAR
NEAR
ENDP
SHORT
MACRO
ENDM
94. Assemble Directives
97
8086 Microprocessor
Define Word
Define a word type (16-bit) variable
Reserves two consecutive memory locations
to each variable
Range : 0000H – FFFFH for unsigned value;
0000H – 7FFFH for positive value
and 8000H – FFFFH for negative value
General form : variable DW value/ values
Example:
ALIST DW 6512H, 0F251H, 0CDE2H
Six consecutive memory locations are reserved for
the variable ALIST and each 16-bit data specified in
the instruction is stored in two consecutive memory
location.
DB
DW
SEGMENT
ENDS
ASSUME
ORG
END
EVEN
EQU
PROC
FAR
NEAR
ENDP
SHORT
MACRO
ENDM
95. Assemble Directives
98
8086 Microprocessor
SEGMENT : Used to indicate the beginning of
a code/ data/ stack segment
ENDS : Used to indicate the end of a code/
data/ stack segment
General form:
Segnam SEGMENT
…
…
…
…
…
…
Segnam ENDS
Program code
or
Data Defining Statements
User defined name of
the segment
DB
DW
SEGMENT
ENDS
ASSUME
ORG
END
EVEN
EQU
PROC
FAR
NEAR
ENDP
SHORT
MACRO
ENDM
97. Assemble Directives
100
8086 Microprocessor
DB
DW
SEGMENT
ENDS
ASSUME
ORG
END
EVEN
EQU
PROC
FAR
NEAR
ENDP
SHORT
MACRO
ENDM
ORG (Origin) is used to assign the starting address
(Effective address) for a program/ data segment
END is used to terminate a program; statements
after END will be ignored
EVEN : Informs the assembler to store program/
data segment starting from an even address
EQU (Equate) is used to attach a value to a
variable
ORG 1000H Informs the assembler that the statements
following ORG 1000H should be stored in
memory starting with effective address
1000H
LOOP EQU 10FEH Value of variable LOOP is 10FEH
_SDATA SEGMENT
ORG 1200H
A DB 4CH
EVEN
B DW 1052H
_SDATA ENDS
In this data segment, effective address of
memory location assigned to A will be 1200H
and that of B will be 1202H and 1203H.
Examples:
99. Assemble Directives
102
8086 Microprocessor
DB
DW
SEGMENT
ENDS
ASSUME
ORG
END
EVEN
EQU
PROC
ENDP
FAR
NEAR
SHORT
MACRO
ENDM
ADD64 PROC NEAR
…
…
…
RET
ADD64 ENDP
The subroutine/ procedure named ADD64 is
declared as NEAR and so the assembler will
code the CALL and RET instructions involved
in this procedure as near call and return
CONVERT PROC FAR
…
…
…
RET
CONVERT ENDP
The subroutine/ procedure named CONVERT
is declared as FAR and so the assembler will
code the CALL and RET instructions involved
in this procedure as far call and return
Examples:
104. Memory
107
8086 Microprocessor
Memory
Processor Memory
Primary or Main Memory
Secondary Memory
Store
Programs
and Data
Registers inside a microcomputer
Store data and results temporarily
No speed disparity
Cost
Storage area which can be directly
accessed by microprocessor
Store programs and data prior to
execution
Should not have speed disparity with
processor Semi Conductor
memories using CMOS technology
ROM, EPROM, Static RAM, DRAM
Storage media comprising of slow
devices such as magnetic tapes and
disks
Hold large data files and programs:
Operating system, compilers,
databases, permanent programs etc.
107. Memory organization in 8086
110
8086 Microprocessor
Available memory space = EPROM + RAM
Allot equal address space in odd and even
bank for both EPROM and RAM
Can be implemented in two IC’s (one for
even and other for odd) or in multiple IC’s
108. Interfacing SRAM and EPROM
111
8086 Microprocessor
Memory interface Read from and write in
to a set of semiconductor memory IC chip
EPROM Read operations
RAM Read and Write
In order to perform read/ write operations,
Memory access time read / write time of
the processor
Chip Select (CS) signal has to be generated
Control signals for read / write operations
Allot address for each memory location
109. Interfacing SRAM and EPROM
112
8086 Microprocessor
Typical Semiconductor IC Chip
No of
Address
pins
Memory capacity Range of
address in
hexa
In Decimal In kilo In hexa
20 220
= 10,48,576 1024 k = 1M 100000 00000
to
FFFFF
110. Interfacing SRAM and EPROM
113
8086 Microprocessor
Memory map of 8086
RAM are mapped at the beginning; 00000H is allotted to RAM
EPROM’s are mapped at FFFFFH
Facilitate automatic execution of monitor programs
and creation of interrupt vector table
112. Interfacing I/O and peripheral devices
115
8086 Microprocessor
I/O devices
For communication between microprocessor and
outside world
Keyboards, CRT displays, Printers, Compact Discs
etc.
Data transfer types
Microprocessor I/ O devices
Ports / Buffer IC’s
(interface circuitry)
Programmed I/ O
Data transfer is accomplished
through an I/O port
controlled by software
Interrupt driven I/ O
I/O device interrupts the
processor and initiate data
transfer
Direct memory access
Data transfer is achieved by
bypassing the microprocessor
Memory mapped
I/O mapped
113. 8086 and 8088 comparison
116
8086 Microprocessor
Memory mapping I/O mapping
20 bit address are provided for I/O
devices
8-bit or 16-bit addresses are
provided for I/O devices
The I/O ports or peripherals can be
treated like memory locations and
so all instructions related to
memory can be used for data
transmission between I/O device
and processor
Only IN and OUT instructions can be
used for data transfer between I/O
device and processor
Data can be moved from any
register to ports and vice versa
Data transfer takes place only
between accumulator and ports
When memory mapping is used for
I/O devices, full memory address
space cannot be used for
addressing memory.
Useful only for small systems
where memory requirement is less
Full memory space can be used for
addressing memory.
Suitable for systems which require
large memory capacity
115. 8086 and 8088 comparison
118
8086 Microprocessor
8086 8088
Similar EU and Instruction set ; dissimilar BIU
16-bit Data bus lines obtained by
demultiplexing AD0 – AD15
8-bit Data bus lines obtained by
demultiplexing AD0 – AD7
20-bit address bus 8-bit address bus
Two banks of memory each of 512
kb
Single memory bank
6-bit instruction queue 4-bit instruction queue
Clock speeds: 5 / 8 / 10 MHz 5 / 8 MHz
117. Co-processor – Intel 8087
120
8086 Microprocessor
Multiprocessor
system
A microprocessor system comprising of two or more
processors
Distributed processing: Entire task is divided in to
subtasks
Advantages Better system throughput by having more than one
processor
Each processor have a local bus to access local
memory or I/O devices so that a greater degree of
parallel processing can be achieved
System structure is more flexible.
One can easily add or remove modules to
change the system configuration without affecting
the other modules in the system
118. Co-processor – Intel 8087
121
8086 Microprocessor
Specially designed to take care of mathematical
calculations involving integer and floating point data
“Math coprocessor” or “Numeric Data Processor (NDP)”
Works in parallel with a 8086 in the maximum mode
8087
coprocessor
1) Can operate on data of the integer, decimal and real
types with lengths ranging from 2 to 10 bytes
2) Instruction set involves square root, exponential,
tangent etc. in addition to addition, subtraction,
multiplication and division.
3) High performance numeric data processor it can
multiply two 64-bit real numbers in about 27s and
calculate square root in about 36 s
4) Follows IEEE floating point standard
5) It is multi bus compatible
Features
119. Co-processor – Intel 8087
122
8086 Microprocessor
16 multiplexed address / data pins
and 4 multiplexed address / status
pins
Hence it can have 16-bit external
data bus and 20-bit external address
bus like 8086
Processor clock, ready and reset
signals are applied as clock, ready
and reset signals for coprocessor
121. Co-processor – Intel 8087
124
8086 Microprocessor
The request / grant signal from the
8087 is usually connected to the
request / grant pin of the
independent processor such as 8089
122. Co-processor – Intel 8087
125
8086 Microprocessor
The interrupt pin is connected to the
interrupt management logic.
The 8087 can interrupt the 8086
through this interrupt management
logic at the time error condition
exists
INT
123. Co-processor – Intel 8087
126
8086 Microprocessor
QS0 – QS1
QS0 QS1 Status
0 0 No operation
0 1 First byte of opcode
from queue
1 0 Queue empty
1 1 Subsequent byte of
opcode from queue
124. Co-processor – Intel 8087
127
8086 Microprocessor
8087
instructions
are inserted
in the 8086
program
8086 and 8087 reads
instruction bytes and
puts them in the
respective queues
NOP
8087 instructions have
11011 as the MSB of
their first code byte
Ref: Microprocessor, Atul P. Godse, Deepali A. Gode, Technical publications, Chap 11
125. Co-processor – Intel 8087
128
8086 Microprocessor
ESC
Execute the
8086
instructions
WAIT
Monitor
8086/
8088
Deactivate the
host’s TEST pin
and execute the
specific
operation
Activate
the TEST
pin
Wake up the
coprocessor
Wake up the
8086/ 8088
8086/ 8088 Coprocessor